203 lines
5.7 KiB
Plaintext
203 lines
5.7 KiB
Plaintext
|
/*
|
||
|
* Device Tree Include file for Marvell Armada 37xx family of SoCs.
|
||
|
*
|
||
|
* Copyright (C) 2016 Marvell
|
||
|
*
|
||
|
* Gregory CLEMENT <gregory.clement@free-electrons.com>
|
||
|
*
|
||
|
* This file is dual-licensed: you can use it either under the terms
|
||
|
* of the GPL or the X11 license, at your option. Note that this dual
|
||
|
* licensing only applies to this file, and not this project as a
|
||
|
* whole.
|
||
|
*
|
||
|
* a) This file is free software; you can redistribute it and/or
|
||
|
* modify it under the terms of the GNU General Public License as
|
||
|
* published by the Free Software Foundation; either version 2 of the
|
||
|
* License, or (at your option) any later version.
|
||
|
*
|
||
|
* This file is distributed in the hope that it will be useful
|
||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||
|
* GNU General Public License for more details.
|
||
|
*
|
||
|
* Or, alternatively
|
||
|
*
|
||
|
* b) Permission is hereby granted, free of charge, to any person
|
||
|
* obtaining a copy of this software and associated documentation
|
||
|
* files (the "Software"), to deal in the Software without
|
||
|
* restriction, including without limitation the rights to use
|
||
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
||
|
* sell copies of the Software, and to permit persons to whom the
|
||
|
* Software is furnished to do so, subject to the following
|
||
|
* conditions:
|
||
|
*
|
||
|
* The above copyright notice and this permission notice shall be
|
||
|
* included in all copies or substantial portions of the Software.
|
||
|
*
|
||
|
* THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
|
||
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
||
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
||
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
||
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
|
||
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
||
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||
|
* OTHER DEALINGS IN THE SOFTWARE.
|
||
|
*/
|
||
|
|
||
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
||
|
|
||
|
/ {
|
||
|
model = "Marvell Armada 37xx SoC";
|
||
|
compatible = "marvell,armada3700";
|
||
|
interrupt-parent = <&gic>;
|
||
|
#address-cells = <2>;
|
||
|
#size-cells = <2>;
|
||
|
|
||
|
aliases {
|
||
|
serial0 = &uart0;
|
||
|
};
|
||
|
|
||
|
cpus {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <0>;
|
||
|
cpu@0 {
|
||
|
device_type = "cpu";
|
||
|
compatible = "arm,cortex-a53", "arm,armv8";
|
||
|
reg = <0>;
|
||
|
enable-method = "psci";
|
||
|
};
|
||
|
};
|
||
|
|
||
|
psci {
|
||
|
compatible = "arm,psci-0.2";
|
||
|
method = "smc";
|
||
|
};
|
||
|
|
||
|
timer {
|
||
|
compatible = "arm,armv8-timer";
|
||
|
interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
<GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
<GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
|
||
|
<GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
};
|
||
|
|
||
|
soc {
|
||
|
compatible = "simple-bus";
|
||
|
#address-cells = <2>;
|
||
|
#size-cells = <2>;
|
||
|
ranges;
|
||
|
|
||
|
internal-regs {
|
||
|
#address-cells = <1>;
|
||
|
#size-cells = <1>;
|
||
|
compatible = "simple-bus";
|
||
|
/* 32M internal register @ 0xd000_0000 */
|
||
|
ranges = <0x0 0x0 0xd0000000 0x2000000>;
|
||
|
|
||
|
uart0: serial@12000 {
|
||
|
compatible = "marvell,armada-3700-uart";
|
||
|
reg = <0x12000 0x200>;
|
||
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
nb_periph_clk: nb-periph-clk@13000 {
|
||
|
compatible = "marvell,armada-3700-periph-clock-nb";
|
||
|
reg = <0x13000 0x100>;
|
||
|
clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>,
|
||
|
<&tbg 3>, <&xtalclk>;
|
||
|
#clock-cells = <1>;
|
||
|
};
|
||
|
|
||
|
sb_periph_clk: sb-periph-clk@18000 {
|
||
|
compatible = "marvell,armada-3700-periph-clock-sb";
|
||
|
reg = <0x18000 0x100>;
|
||
|
clocks = <&tbg 0>, <&tbg 1>, <&tbg 2>,
|
||
|
<&tbg 3>, <&xtalclk>;
|
||
|
#clock-cells = <1>;
|
||
|
};
|
||
|
|
||
|
tbg: tbg@13200 {
|
||
|
compatible = "marvell,armada-3700-tbg-clock";
|
||
|
reg = <0x13200 0x100>;
|
||
|
clocks = <&xtalclk>;
|
||
|
#clock-cells = <1>;
|
||
|
};
|
||
|
|
||
|
gpio1: gpio@13800 {
|
||
|
compatible = "marvell,mvebu-gpio-3700",
|
||
|
"syscon", "simple-mfd";
|
||
|
reg = <0x13800 0x500>;
|
||
|
|
||
|
xtalclk: xtal-clk {
|
||
|
compatible = "marvell,armada-3700-xtal-clock";
|
||
|
clock-output-names = "xtal";
|
||
|
#clock-cells = <0>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
usb3: usb@58000 {
|
||
|
compatible = "marvell,armada3700-xhci",
|
||
|
"generic-xhci";
|
||
|
reg = <0x58000 0x4000>;
|
||
|
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
xor@60900 {
|
||
|
compatible = "marvell,armada-3700-xor";
|
||
|
reg = <0x60900 0x100
|
||
|
0x60b00 0x100>;
|
||
|
|
||
|
xor10 {
|
||
|
interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
};
|
||
|
xor11 {
|
||
|
interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
sata: sata@e0000 {
|
||
|
compatible = "marvell,armada-3700-ahci";
|
||
|
reg = <0xe0000 0x2000>;
|
||
|
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
status = "disabled";
|
||
|
};
|
||
|
|
||
|
gic: interrupt-controller@1d00000 {
|
||
|
compatible = "arm,gic-v3";
|
||
|
#interrupt-cells = <3>;
|
||
|
interrupt-controller;
|
||
|
reg = <0x1d00000 0x10000>, /* GICD */
|
||
|
<0x1d40000 0x40000>; /* GICR */
|
||
|
interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
pcie0: pcie@d0070000 {
|
||
|
compatible = "marvell,armada-3700-pcie";
|
||
|
device_type = "pci";
|
||
|
status = "disabled";
|
||
|
reg = <0 0xd0070000 0 0x20000>;
|
||
|
#address-cells = <3>;
|
||
|
#size-cells = <2>;
|
||
|
bus-range = <0x00 0xff>;
|
||
|
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
#interrupt-cells = <1>;
|
||
|
msi-parent = <&pcie0>;
|
||
|
msi-controller;
|
||
|
ranges = <0x82000000 0 0xe8000000 0 0xe8000000 0 0x1000000 /* Port 0 MEM */
|
||
|
0x81000000 0 0xe9000000 0 0xe9000000 0 0x10000>; /* Port 0 IO*/
|
||
|
interrupt-map-mask = <0 0 0 7>;
|
||
|
interrupt-map = <0 0 0 1 &pcie_intc 0>,
|
||
|
<0 0 0 2 &pcie_intc 1>,
|
||
|
<0 0 0 3 &pcie_intc 2>,
|
||
|
<0 0 0 4 &pcie_intc 3>;
|
||
|
pcie_intc: interrupt-controller {
|
||
|
interrupt-controller;
|
||
|
#interrupt-cells = <1>;
|
||
|
};
|
||
|
};
|
||
|
};
|
||
|
};
|