257 lines
7.3 KiB
C
257 lines
7.3 KiB
C
|
/*
|
||
|
* drivers/video/tegra/host/host1x/host1x_debug.c
|
||
|
*
|
||
|
* Copyright (C) 2010 Google, Inc.
|
||
|
* Author: Erik Gilling <konkers@android.com>
|
||
|
*
|
||
|
* Copyright (c) 2011-2017, NVIDIA Corporation. All rights reserved.
|
||
|
*
|
||
|
* This software is licensed under the terms of the GNU General Public
|
||
|
* License version 2, as published by the Free Software Foundation, and
|
||
|
* may be copied, distributed, and modified under those terms.
|
||
|
*
|
||
|
* This program is distributed in the hope that it will be useful,
|
||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||
|
* GNU General Public License for more details.
|
||
|
*
|
||
|
*/
|
||
|
|
||
|
#include <linux/debugfs.h>
|
||
|
#include <linux/seq_file.h>
|
||
|
#include <linux/mm.h>
|
||
|
#include <linux/scatterlist.h>
|
||
|
|
||
|
#include <linux/io.h>
|
||
|
|
||
|
#include "dev.h"
|
||
|
#include "debug.h"
|
||
|
#include "nvhost_cdma.h"
|
||
|
#include "nvhost_channel.h"
|
||
|
#include "nvhost_job.h"
|
||
|
#include "chip_support.h"
|
||
|
|
||
|
#define NVHOST_DEBUG_MAX_PAGE_OFFSET 102400
|
||
|
|
||
|
enum {
|
||
|
NVHOST_DBG_STATE_CMD = 0,
|
||
|
NVHOST_DBG_STATE_DATA = 1,
|
||
|
NVHOST_DBG_STATE_GATHER = 2
|
||
|
};
|
||
|
|
||
|
static void do_show_channel_gather(struct output *o,
|
||
|
phys_addr_t phys_addr,
|
||
|
u32 words, struct nvhost_cdma *cdma,
|
||
|
phys_addr_t pin_addr, u32 *map_addr)
|
||
|
{
|
||
|
/* Map dmaget cursor to corresponding nvmap_handle */
|
||
|
u32 offset;
|
||
|
int state, i;
|
||
|
|
||
|
offset = phys_addr - pin_addr;
|
||
|
/*
|
||
|
* Sometimes we're given different hardware address to the same
|
||
|
* page - in these cases the offset will get an invalid number and
|
||
|
* we just have to bail out.
|
||
|
*/
|
||
|
if (offset > NVHOST_DEBUG_MAX_PAGE_OFFSET) {
|
||
|
nvhost_debug_output(o, "[address mismatch]\n");
|
||
|
} else {
|
||
|
/* GATHER buffer starts always with commands */
|
||
|
state = NVHOST_DBG_STATE_CMD;
|
||
|
for (i = 0; i < words; i++)
|
||
|
nvhost_debug_output(o,
|
||
|
"%08x ", *(map_addr + offset/4 + i));
|
||
|
nvhost_debug_output(o, "\n");
|
||
|
}
|
||
|
}
|
||
|
|
||
|
static void show_channel_gathers(struct output *o, struct nvhost_cdma *cdma)
|
||
|
{
|
||
|
struct nvhost_job *job;
|
||
|
int i;
|
||
|
|
||
|
mutex_lock(&cdma->sync_queue_lock);
|
||
|
if (list_empty(&cdma->sync_queue)) {
|
||
|
mutex_unlock(&cdma->sync_queue_lock);
|
||
|
nvhost_debug_output(o, "The CDMA sync queue is empty.\n");
|
||
|
return;
|
||
|
}
|
||
|
|
||
|
job = list_first_entry(&cdma->sync_queue, struct nvhost_job, list);
|
||
|
mutex_unlock(&cdma->sync_queue_lock);
|
||
|
|
||
|
nvhost_debug_output(o, "\n%p: JOB, syncpt_id=%d, syncpt_val=%d, first_get=%08x, timeout=%d, num_slots=%d, num_handles=%d\n",
|
||
|
job,
|
||
|
job->sp ? job->sp->id : -1,
|
||
|
job->sp ? job->sp->fence : -1,
|
||
|
job->first_get,
|
||
|
job->timeout,
|
||
|
job->num_slots,
|
||
|
job->num_unpins);
|
||
|
|
||
|
for (i = 0; i < job->num_gathers; i++) {
|
||
|
struct nvhost_job_gather *g = &job->gathers[i];
|
||
|
u32 *mapped = dma_buf_vmap(g->buf);
|
||
|
if (!mapped) {
|
||
|
nvhost_debug_output(o, "[could not mmap]\n");
|
||
|
continue;
|
||
|
}
|
||
|
|
||
|
nvhost_debug_output(o,
|
||
|
" GATHER at %08llx+%04x, %u words\n",
|
||
|
(u64)g->mem_base, g->offset, g->words);
|
||
|
|
||
|
do_show_channel_gather(o, g->mem_base + g->offset,
|
||
|
g->words, cdma, g->mem_base, mapped);
|
||
|
dma_buf_vunmap(g->buf, mapped);
|
||
|
}
|
||
|
}
|
||
|
|
||
|
static void t20_debug_show_channel_cdma(struct nvhost_master *m,
|
||
|
struct nvhost_channel *ch, struct output *o, int chid)
|
||
|
{
|
||
|
struct nvhost_channel *channel = ch;
|
||
|
struct nvhost_cdma *cdma = &channel->cdma;
|
||
|
u32 dmaput, dmaget, dmactrl;
|
||
|
u32 cbstat, cbread, cmdstat;
|
||
|
u32 val, base, baseval;
|
||
|
|
||
|
dmaput = host1x_channel_readl(channel, host1x_channel_dmaput_r());
|
||
|
dmaget = host1x_channel_readl(channel, host1x_channel_dmaget_r());
|
||
|
dmactrl = host1x_channel_readl(channel, host1x_channel_dmactrl_r());
|
||
|
cbread = host1x_sync_readl(m, host1x_sync_cbread0_r() + 4 * chid);
|
||
|
cbstat = host1x_sync_readl(m, host1x_sync_cbstat_0_r() + 4 * chid);
|
||
|
cmdstat = host1x_sync_readl(m, host1x_sync_cmdproc_stat_r());
|
||
|
|
||
|
#ifdef CONFIG_PM
|
||
|
nvhost_debug_output(o, "%d-%s (%d): ", chid,
|
||
|
channel->dev->name,
|
||
|
atomic_read(&channel->dev->dev.power.usage_count));
|
||
|
#else
|
||
|
nvhost_debug_output(o, "%d-%s: ", chid, channel->dev->name);
|
||
|
#endif
|
||
|
|
||
|
if (host1x_channel_dmactrl_dmastop_v(dmactrl)
|
||
|
|| !channel->cdma.push_buffer.mapped) {
|
||
|
nvhost_debug_output(o, "inactive\n\n");
|
||
|
return;
|
||
|
}
|
||
|
|
||
|
if (cmdstat & BIT(chid))
|
||
|
nvhost_debug_output(o, "bad opcode observed, ");
|
||
|
|
||
|
switch (cbstat) {
|
||
|
case 0x00010008:
|
||
|
nvhost_debug_output(o, "waiting on syncpt %d val %d\n",
|
||
|
cbread >> 24, cbread & 0xffffff);
|
||
|
break;
|
||
|
|
||
|
case 0x00010009:
|
||
|
base = (cbread >> 16) & 0xff;
|
||
|
baseval = host1x_sync_readl(m,
|
||
|
host1x_sync_syncpt_base_0_r() + 4 * base);
|
||
|
val = cbread & 0xffff;
|
||
|
nvhost_debug_output(o, "waiting on syncpt %d val %d "
|
||
|
"(base %d = %d; offset = %d)\n",
|
||
|
cbread >> 24, baseval + val,
|
||
|
base, baseval, val);
|
||
|
break;
|
||
|
|
||
|
default:
|
||
|
nvhost_debug_output(o,
|
||
|
"active class %02x, offset %04x, val %08x\n",
|
||
|
host1x_sync_cbstat_0_cbclass0_v(cbstat),
|
||
|
host1x_sync_cbstat_0_cboffset0_v(cbstat),
|
||
|
cbread);
|
||
|
break;
|
||
|
}
|
||
|
|
||
|
nvhost_debug_output(o, "DMAPUT %08x, DMAGET %08x, DMACTL %08x\n",
|
||
|
dmaput, dmaget, dmactrl);
|
||
|
nvhost_debug_output(o, "CBREAD %08x, CBSTAT %08x\n", cbread, cbstat);
|
||
|
|
||
|
show_channel_gathers(o, cdma);
|
||
|
nvhost_debug_output(o, "\n");
|
||
|
}
|
||
|
|
||
|
static void t20_debug_show_channel_fifo(struct nvhost_master *m,
|
||
|
struct nvhost_channel *ch, struct output *o, int chid)
|
||
|
{
|
||
|
u32 val, rd_ptr, wr_ptr, start, end, max = 64;
|
||
|
struct nvhost_channel *channel = ch;
|
||
|
|
||
|
nvhost_debug_output(o, "%d: fifo:\n", chid);
|
||
|
|
||
|
host1x_sync_writel(m, host1x_sync_cfpeek_ctrl_r(),
|
||
|
host1x_sync_cfpeek_ctrl_cfpeek_ena_f(1)
|
||
|
| host1x_sync_cfpeek_ctrl_cfpeek_channr_f(chid));
|
||
|
wmb();
|
||
|
|
||
|
val = host1x_channel_readl(channel, host1x_channel_fifostat_r());
|
||
|
if (host1x_channel_fifostat_cfempty_v(val)) {
|
||
|
host1x_sync_writel(m, host1x_sync_cfpeek_ctrl_r(), 0x0);
|
||
|
nvhost_debug_output(o, "FIFOSTAT %08x\n[empty]\n",
|
||
|
val);
|
||
|
return;
|
||
|
}
|
||
|
|
||
|
val = host1x_sync_readl(m, host1x_sync_cfpeek_ptrs_r());
|
||
|
rd_ptr = host1x_sync_cfpeek_ptrs_cf_rd_ptr_v(val);
|
||
|
wr_ptr = host1x_sync_cfpeek_ptrs_cf_wr_ptr_v(val);
|
||
|
|
||
|
val = host1x_sync_readl(m, host1x_sync_cf0_setup_r() + 4 * chid);
|
||
|
start = host1x_sync_cf0_setup_cf0_base_v(val);
|
||
|
end = host1x_sync_cf0_setup_cf0_limit_v(val);
|
||
|
|
||
|
nvhost_debug_output(o, "FIFOSTAT %08x, %03x - %03x, RD %03x, WR %03x\n",
|
||
|
val, start, end, rd_ptr, wr_ptr);
|
||
|
do {
|
||
|
host1x_sync_writel(m, host1x_sync_cfpeek_ctrl_r(),
|
||
|
host1x_sync_cfpeek_ctrl_cfpeek_ena_f(1)
|
||
|
| host1x_sync_cfpeek_ctrl_cfpeek_channr_f(chid)
|
||
|
| host1x_sync_cfpeek_ctrl_cfpeek_addr_f(rd_ptr));
|
||
|
wmb();
|
||
|
val = host1x_sync_readl(m, host1x_sync_cfpeek_read_r());
|
||
|
rmb();
|
||
|
|
||
|
nvhost_debug_output(o, "%08x ", val);
|
||
|
|
||
|
if (rd_ptr == end)
|
||
|
rd_ptr = start;
|
||
|
else
|
||
|
rd_ptr++;
|
||
|
|
||
|
max--;
|
||
|
} while (max && rd_ptr != wr_ptr);
|
||
|
|
||
|
nvhost_debug_output(o, "\n");
|
||
|
|
||
|
host1x_sync_writel(m, host1x_sync_cfpeek_ctrl_r(), 0x0);
|
||
|
}
|
||
|
|
||
|
static void t20_debug_show_mlocks(struct nvhost_master *m, struct output *o)
|
||
|
{
|
||
|
int i;
|
||
|
|
||
|
nvhost_debug_output(o, "---- mlocks ----\n");
|
||
|
for (i = 0; i < NV_HOST1X_NB_MLOCKS; i++) {
|
||
|
u32 owner = host1x_sync_readl(m,
|
||
|
host1x_sync_mlock_owner_0_r() + i * 4);
|
||
|
if (host1x_sync_mlock_owner_0_mlock_ch_owns_0_v(owner))
|
||
|
nvhost_debug_output(o, "%d: locked by channel %d\n",
|
||
|
i,
|
||
|
host1x_sync_mlock_owner_0_mlock_owner_chid_0_v(
|
||
|
owner));
|
||
|
else if (host1x_sync_mlock_owner_0_mlock_cpu_owns_0_v(owner))
|
||
|
nvhost_debug_output(o, "%d: locked by cpu\n", i);
|
||
|
}
|
||
|
nvhost_debug_output(o, "\n");
|
||
|
}
|
||
|
|
||
|
static const struct nvhost_debug_ops host1x_debug_ops = {
|
||
|
.show_channel_cdma = t20_debug_show_channel_cdma,
|
||
|
.show_channel_fifo = t20_debug_show_channel_fifo,
|
||
|
.show_mlocks = t20_debug_show_mlocks,
|
||
|
};
|